# **UART Protocol**



Prepared by
Ali Abd El Aleem

#### **Overview:**

Universal Asynchronous Receiver/Transmitter (UART) is a widely used serial communication protocol that enables asynchronous, full-duplex data transfer between two devices using only two main lines: TX (transmit) and RX (receive). Unlike synchronous protocols, UART does not use a clock signal; instead, both devices must operate at the same baud rate (e.g., 9600 or 115200 bps). Data is transmitted in structured frames consisting of a start bit, 5-9 data bits (commonly 8), an optional parity bit for error checking, and one or more stop bits. The line remains high during the idle state and transitions low to indicate the start of a frame. UART is simple, low-cost, and reliable for short-distance, point-to-point communication, making it popular in microcontrollers, PCs, GPS, Bluetooth modules, and other embedded systems. However, it is limited by distance, speed.



### Why UART:

UART is widely used because it provides a simple, reliable, and costeffective way to transfer data between two devices. It requires only two
data lines (TX and RX), making hardware design straightforward. Since it
is asynchronous, no extra clock line is needed devices just need to share
the same baud rate. UART is built into most microcontrollers, computers,
and peripheral modules, so no special hardware is required. It is ideal for
short-distance, point-to-point communication in applications like
debugging, programming, sensor interfacing, GPS, and Bluetooth modules.

#### Comparison of UART, SPI, and I<sup>2</sup>C:

| feature               | UART                                        | SPI                                                         | I <sup>2</sup> C                                          |
|-----------------------|---------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|
| Communication<br>type | Asynchronous,<br>serial, point-to-<br>point | Synchronous,<br>serial, master-<br>slave                    | Synchronous,<br>serial, multi-<br>master, multi-<br>slave |
| Wires required        | 2 (TX, RX)                                  | 4 (MOSI, MISO,<br>SCLK, SS)                                 | 2 (SDA, SCL)                                              |
| Speed                 | Moderate (up to<br>a few Mbps)              | Very high (tens<br>of Mbps)                                 | Moderate<br>(typically up to a<br>few Mbps)               |
| No. of devices        | 2 devices only<br>(1:1)                     | 1 master,<br>multiple<br>slaves(needs SS<br>line per slave) | Multiple masters<br>and slaves on<br>same 2 lines         |
| Clock line            | No clock<br>(asynchronous)                  | Yes (SCLK)                                                  | Yes (SCL)                                                 |

#### How does it work?



First of all, the Tx is on Idle state where no communication occurs, then the sense a start bit of logic zero means start communication so it goes to Start state, then start to serially feed the data out of it (parallel to serial conversion) for (5-8) cycles depending how many data bits within' the frame and this state called Data state, and optionally send a parity bit (not implemented here).

Eventually, goes to Stop for the stop bit (can be a bit and a half or even 2 bits).

On the other hand, the Rx is on Idle state waiting there, then the sense of start bit of logic zero means start communication so it goes to Start state, then start to do the exact opposite of the TX as it collects the serially transmitted data and grouping them together through Data state.

### **Baud generator:**

The system clock of the Tx and the Rx may not be the same as there is no common clock between them, so we need to generate a common clock or tick to synchronize the transmitting and receiving operations.

The baud generator is the block responsible for the generation if the baud clock to synchronize the Tx and the Rx with the same speed.

Be generating a divisor to divide the system clock frequency and make it slower based on specific baud rate for both the Tx and the Rx.

The divisor can be calculated as:

Divisor = system clock / (oversampling ration \* baud rate)

And the oversampling ratio is the number of times we are going to read the transmitted bit until we sample it at the middle of the sample to make sure that the signal is stable at this time and ovoid any misalignment between the transmitted and the received bit.

The oversampling rotation can be any number but in common they are \*13 or \*16 in this design it is \*16.

#### Note that:

In this design we treat the baud rate as a modules counter, with input called final value, we determined it.

### Code for baud rate:

```
er_input.v
 module timer_input
     #(parameter BITS = 4)(
     input clk,
     input reset_n,
     input enable,
     input [BITS - 1:0] FINAL_VALUE,
  // output [BITS - 1:0] Q,
     output done
      );
     reg [BITS - 1:0] Q_reg, Q_next;
      always @(posedge clk, negedge reset_n)
      begin
         if (~reset_n)
              Q_reg <= 'b0;</pre>
          else if(enable)
              Q_reg <= Q_next;</pre>
              Q_reg <= Q_reg;</pre>
      end
     // Next state logic
      assign done = Q_reg == FINAL_VALUE;
      always @(*)
          Q_next = done? 'b0: Q_reg + 1;
 endmodule
```

#### Tx interface:

UART is parallel to output transmitter means that the input data is parallel bus which will be transmitted bit by bit after each other.

The output clock "ticks" generated from the baud rate generator is the oversampling clock means that data will be transmitted for 16 BCLK's positive edge before start transmitting the following bit of data.

Both the start and the stop bits will also last 16 positive edge .

Before sending any frame, the Tx will be in Idle state where the Tx\_out signal will be always 1 and will continuously sample the empty flag of the FIFO and rise the read\_enable of the FIFO, so, when the Tx is in Idle state and the FIFO is not empty the Tx will read the signal from the FIFO and start transmitting the signal at the following clock cycle by lowering the Tx\_out for 16 posedge "the start bit" then 8 bits for the signal then the stop bit/s then go to the idle state and repeat.

### The frame usually consists of:

- 1. Start bit "low bit".
- 2. 5 or 6 or 7 data bits.
- 3. Parity bit "optional".
- 4. 1 or 1.5 or 2 stop bit/s "high bit/s"



#### **Rx** interface:

The Rx receive the transmitted signal from the Tx and oversample it to sample the data at the middle of the bit period "usually after 7 bits".

When the Tx\_out go down "the start bit" the Rx will start sampling for 7 positive edges to be at the middle of the start bit then start sampling for 16 bits to sample each data bit at the middle and after doing that for 8 times for data bit it will do that again one more time for the stop bit and where it rises the write\_enable of the FIFO and writes the received data into the FIFO then became idle again waiting the Tx\_out to be low.



### **FSM** for TX interface:



#### **Code for TX interface:**

```
module UART_TX ( tx, tx_done_tick, s_tick, tx_din, tx_start);
// declaration
parameter Dbits = 8; // data bits
parameter SB_tick = 16; //stop bit tick
input clk, reset;
input tx_start, s_tick;
input [Dbits-1:0] tx_din;
output reg tx_done_tick;
localparam IDLE = 0 , START = 1 , DATA = 2, STOP = 3;
reg [1:0] state , state_NEXT;
reg [3:0] s_reg, s_next //keep track of the baud rate tick (16 total)
reg [$clog2(Dbits)-1:0] n_reg, n_next; //keep track of the number of data bits transmitt
reg [Dbits-1:0] b_reg,b_next; //shift the transmitted data bits
reg tx_reg,tx_next; //track the transmitted bits
always@(posedge clk , negedge reset)
    begin
        if(~reset) begin
         state <= IDLE;
         s_reg <= 0;
         n_reg <= 0;
         b_reg <= 0;
         tx_reg <= 1'b1;
    else begin
        state <= state_NEXT;</pre>
        s_reg <= s_next;</pre>
        n_reg <= n_next;</pre>
        b_reg <= b_next;</pre>
        tx_reg <= tx_next;
 end
```

```
always@(*) begin
    state_NEXT <= state;</pre>
    s_reg <= s_next;</pre>
    n_reg <= n_next;</pre>
    b_reg <= b_next;</pre>
    tx_done_tick <= 1'b0;</pre>
    case(state)
         IDLE:begin
             tx_next <= 1'b01
             if(tx_start) begin
                  s_next <= 0;
                  b_next <= tx_din;</pre>
                  state_NEXT <= START;</pre>
         end
         START: begin
              tx_next <= 0;</pre>
             if(s_tick)
                  if(s_reg == 15) begin
                       s_next <= 0;
                      n_next <= 0;
                      state_NEXT <= DATA;</pre>
                      s_next <= s_reg +1;</pre>
        DATA: begin
             tx_next <= b_reg[0];</pre>
             if(s_tick)
             if(s_reg == 15) begin
                 s_next <= 0;
                 b_next <= {1'b0,b_reg[Dbits-1:1]}; //shift right</pre>
             if(n_reg == (Dbits-1))
             state_NEXT <= STOP;</pre>
             s_next <= s_reg+1;</pre>
        end
        STOP:begin
             if(s_tick)
             if(s_reg == (SB_tick-1)) begin
                 tx_done_tick <= 1;</pre>
                 state_NEXT <= IDLE;</pre>
             end
                 s_next <= s_reg +1;</pre>
        end
```

### Code for Rx interface:

```
module UART_RX( rx_done_tick, rx_dout, rx, s_tick, clk, reset);
parameter Dbits = 8;
parameter SB_tick = 16;
input clk, reset;
input rx, s_tick;
output reg rx_done_tick;
output [Dbits-1:0] rx_dout;
localparam IDLE = 0, START = 1, DATA = 2, STOP = 3;
reg [1:0] state, state_NEXT;
reg [3:0] s_reg, s_next; //keep track of the baud rate tick (16 total)
reg[$clog2(Dbits-1):0] n_reg, n_next; //keep track of the number of data bits received
reg [Dbits-1:0] b_reg, b_next; //shift the received data bits
always@(posedge clk , negedge reset)
    begin
        if(~reset) begin
         state <= IDLE;
         s_reg <= 0;
         n_reg <= 0;
         b_reg <= 0;
    else begin
        state <= state_NEXT;</pre>
        s_reg <= s_next;</pre>
        n_reg <= n_next;</pre>
        b_reg <= b_next;</pre>
 end
```

```
always@(*) begin
  state_NEXT <= state;</pre>
  s_reg <= s_next;</pre>
  n_reg <= n_next;</pre>
  b_reg <= b_next;</pre>
  rx_done_tick <= 1'b0;</pre>
   case(state)
       IDLE:begin
            if(~rx) begin
                s_next <= 0;
                state_NEXT <= START;</pre>
       START: begin
            if(s_tick)
                if(s_reg == 7) begin
                     s_next <= 0;
                     n_next <= 0;
                     state_NEXT <= DATA;</pre>
                     s_next <= s_reg +1;</pre>
       end
          DATA: begin
               if(s_tick)
               if(s_reg == 15) begin
                    s_next <= 0;</pre>
                    b_next <= {rx,b_reg[Dbits-1:1]}; //shift right</pre>
               if(n_reg == (Dbits-1))
               state_NEXT <= STOP;</pre>
               n_next <= n_reg+1;
               end
          end
          STOP:begin
               if(s_tick)
               if(s_reg == (SB_tick-1)) begin
                    rx_done_tick <= 1;</pre>
                    state_NEXT <= IDLE;</pre>
               end
                    s_next <= s_reg +1;</pre>
          end
 endmodule
```

### FIFO generator:



### **RTL schematic for RX:**



## **Synthesis for RX:**



## **Timing Report for RX:**



### **Utilization Report:**

| Name 1                 | Slice LUTs<br>(134600) | Slice Registers<br>(269200) | F7<br>Muxes<br>(67300) | F8<br>Muxes<br>(33650) | Bonded IOB<br>(500) | BUFGCTRL<br>(32) |
|------------------------|------------------------|-----------------------------|------------------------|------------------------|---------------------|------------------|
| ∨ N UART_top_RX_design | 142                    | 224                         | 16                     | 8                      | 25                  | 2                |
| baud_generator (baud   | 13                     | 17                          | 0                      | 0                      | 0                   | 0                |
| FIFO (FIFO)            | 64                     | 154                         | 16                     | 8                      | 0                   | 0                |
| ■ UART_RX (UART_RX)    | 65                     | 53                          | 0                      | 0                      | 0                   | 0                |

## Implementation:



### **RTL** schematic for TX:



## **Synthesis for TX:**



# **Utilization report for TX:**

| Name 1                 | Slice LUTs<br>(134600) | Slice Registers<br>(269200) | F7<br>Muxes<br>(67300) | F8<br>Muxes<br>(33650) | Bonded IOB<br>(500) | BUFGCTRL<br>(32) |
|------------------------|------------------------|-----------------------------|------------------------|------------------------|---------------------|------------------|
| ∨ N UART_top_TX_design | 152                    | 215                         | 16                     | 8                      | 26                  | 2                |
| baud_generator (baud   | 22                     | 17                          | 0                      | 0                      | 0                   | 0                |
| FIFO (FIFO)            | 73                     | 154                         | 16                     | 8                      | 0                   | 0                |
| UART_TX (UART_TX)      | 56                     | 44                          | 0                      | 0                      | 0                   | 0                |
|                        |                        |                             |                        |                        |                     |                  |

# Timing report for TX:

| tup                            |              | Hold                         |          | Pulse Width                              |          |
|--------------------------------|--------------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):    | 12.810 ns    | Worst Hold Slack (WHS):      | 0.136 ns | Worst Pulse Width Slack (WPWS):          | 7.500 ns |
| Total Negative Slack (TNS):    | 0.000 ns     | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Number of Failing Endpoints:   | 0            | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:     | 163          | Total Number of Endpoints:   | 163      | Total Number of Endpoints:               | 155      |
| user specified timing constrai | nts are met. |                              |          |                                          |          |

## Implementation for TX:



### **UART** wrapper:

```
module uart();
parameter Dbits = 8 //data bits
parameter SB_tick = 16 // stop bit tick
// receiver port
output [Dbits-1:0] r_data;
input rd_uart;
output rx_empty;
input rx;
// transmitter port
input [Dbits-1:0] w_data;
input wr_uart;
output tx_full;
output tx;
// baud rate generator
input [10:0] timer_final_value;
// timer as baud rate generator
wire tick;
timer_input #(.BITS(11)) baud_rate_generator(
    .clk(clk),
    .reset_n(reset_n),
    .enable(1'b1),
    .FINAL_VALUE(TIMER_FINAL_VALUE),
    .done(tick)
     // Receiver
wire rx_done_tick;
wire [DBIT - 1: 0] rx_dout;
uart_rx #(.DBIT(DBIT), .SB_TICK(SB_TICK)) receiver(
    .clk(clk),
    .reset_n(reset_n),
           .reset_n(reset_n),
.rx(rx),
.s_tick(tick),
.rx_done_tick(rx_done_tick),
.rx_dout(rx_dout)
```

## RTL for UART wrapper:



### **Testbench:**

```
module tb_UART;
   parameter DBITS = 8;
   parameter SB_TICK = 16;
    parameter BITS = 10;
   // Signals
   reg [BITS-1:0] FINAL_VALUE;
    reg [7:0] w_data;
   reg wr_uart;
   wire tx_full;
   wire [7:0] r_data;
    wire rx_empty;
    reg rd_uart;
   wire [7:0] dout_to_tx_din;
   wire tx_done_tick_to_rd_en;
   wire tx_empty;
    wire tx_start;
   wire s_tick;
   wire [7:0] rx_dout_to_din;
   wire rx_done_tick_to_wr_en;
    UART #(.DBITS(DBITS), .SB_TICK(SB_TICK), .BITS(BITS)) uut (
        .rst(rst),
       .FINAL_VALUE(FINAL_VALUE),
       .w_data(w_data),
        .wr_uart(wr_uart),
        .tx_full(tx_full),
        .r_data(r_data),
        .rx_empty(rx_empty),
         .rd_uart(rd_uart),
    always #5 clk = ~clk; // 100MHz clock
        assign s_tick = uut.s_tick;
       assign dout_to_tx_din=uut.dout_to_tx_din;
        assign tx_done_tick_to_rd_en=uut.tx_done_tick_to_rd_en;
        assign tx_empty = uut.tx_empty;
        assign tx_start = uut.tx_start;
        assign rx_done_tick_to_wr_en= uut.rx_done_tick_to_wr_en;
        assign rx_dout_to_din = uut. rx_dout_to_din ;
        assign rx=tx;
```

```
clk = 0;
rst = 1;
        wr_uart = 0;
w_data = 8'h00;
        FINAL_VALUE = 10'd650; // small for fast simulation
        #50;
        #20;
        send_byte(8'hA5);
        #50;
        send_byte(8'h3C);
        #50;
        send_byte(8'hF0);
        #4000000;
receive_byte;
#50;
receive_byte;
#50;
receive_byte;
#50;
receive_byte;
#20;
         $stop;
     end
    // Task to send byte
task send_byte(input [7:0] data);
         @(posedge clk);
         w_data = data;
wr_uart = 1;
         @(posedge clk);
         wr_uart = 0;
     task receive_byte;
               @(posedge clk);
               rd_uart = 1;
                @(posedge clk);
                rd_uart = 0;
  endmodule
```

#### Waveform:

```
# tb_UART.v >
                                                              E tb_UART.v ×
                                                                                                ESP-IDF: Search Error Hint | ...
UART.srcs > sim_1 > new > 

the UART.v
                                                              UART.srcs > sim 1 > new > F tb UART.v
      module tb_UART;
           initial begin
                                                                              $stop;
                                                                          task send_byte(input [7:0] data);
                                                                         begin
               send_byte(8'hA5);
                                                                             @(posedge clk);
                                                                             w_data = data;
                                                                             wr_uart = 1;
                                                                             @(posedge clk);
               send_byte(8'h3C);
                                                                              wr_uart = 0;
                                                                         endtask
               send_byte(8'hF0);
                                                                         task receive_byte;
```

Send to tx\_FIFO: 5A, 3C, F0.



 once tx\_FIFO not empty Tx\_start take action and dout \_to\_Tx\_din[7:0] and send data over Tx.





- 8'hA5 = 8'B10100101.
- Tx = start\_bit(0) + 10100101 + stop bit(1).
- At same time Rx = Tx.



• Rx receives the data and stores it at rx\_FIFO.